## General Description

The MAX44205 is a low-noise, low-distortion fully differential operational amplifier suitable for driving high-speed, high-resolution, 20-/18-/16-bit SAR ADCs, including the MAX11905 ADC family. Featuring a combination of wide 2.7 V to 13.2 V supply voltage range and wide 400 MHz bandwidth, the MAX44205 is suitable for low-power, highperformance data acquisition systems.
The MAX44205 offers a VOCM input to adjust the output common-mode voltage, eliminating the need for a coupling transformer or AC-coupling capacitors. This adjustable output common-mode voltage allows the MAX44205 to match the input common-mode voltage range of the ADC following it. A proprietary output voltage clamping solution ensures that the buffer output does not violate the ADC's maximum input voltage range, even if the MAX44205's supply rails are higher than the ADC's full-scale range. Shutdown mode consumes only $6.8 \mu \mathrm{~A}$ and extends battery life in battery-powered applications or reduces average power in systems cycling between shutdown and periodic data readings.
The MAX44205 is available in 12-pin, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$, TQFN and $10-$ pin $\mu \mathrm{MAX®}$ packages and is specified for operation over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range.

For related parts and recommended products to use with this part, refer to www.maximintegrated.com/MAX44205.related.
$\mu M A X$ is a registered trademark of Maxim Integrated Products, Inc.

## Typical Application Circuit



## Benefits and Features

- Low Input Noise to Drive Precision SAR ADCs
- $3.1 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 kHz
- $200 \mathrm{nV} \mathrm{V}_{\mathrm{P}-\mathrm{P}}$ from 0.1 Hz to 10 Hz
- High Speed for DC and AC Applications
- Gain-Bandwidth Product 400 MHz
- -3dB Gain-Bandwidth Product 180 MHz
- Slew Rate $180 \mathrm{~V} / \mu \mathrm{s}$
- Ultra-Low Distortion Drives AC Inputs to 20-Bit SAR ADCs
- HD2 $=-141 \mathrm{~dB}, \mathrm{HD} 3=-146 \mathrm{~dB}$ at $\mathrm{f}_{\mathrm{I}}=10 \mathrm{kHz}$, $\mathrm{V}_{\text {OUT,DIFF }}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$
- $\mathrm{HD} 2=-106 \mathrm{~dB}, \mathrm{HD} 3=-115 \mathrm{~dB}$ at $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$, $V_{\text {OUT,DIFF }}=2 V_{\text {P-P }}$
- Output Voltage Clamping Pins Enable Low Distortion True Rail-to-Rail ADC Input Operation
- Wide Supply Range (2.7V to 13.2V) Drives Unipolar or Bipolar ( $\pm 6.6 \mathrm{~V}$ ) Signals
- 3.7 mA Quiescent Supply Current with Only $6.8 \mu \mathrm{~A}$ Shutdown Current
- 12-Pin, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TQFN and 10-Pin $\mu$ MAX Packages Save Board Space


## Applications

- Single-Ended to Differential Conversion
- High-Speed Process Control
- Medical Imaging
- Fully-Differential Signal Conditioning
- Active Filters

Ordering Information appears at end of data sheet.


## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

## Absolute Maximum Ratings

|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |


| Operating Temperature Range | + $125^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Soldering Temperature (reflow).. | $+260^{\circ}$ |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Thermal Characteristics (Note 1)

TQFN
Junction-to-Ambient Thermal Resistance $\left(\theta_{\mathrm{JA}}\right)$.......... $68^{\circ} \mathrm{C} / \mathrm{W}$
Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{JC}}$ )
$.11^{\circ} \mathrm{C} / \mathrm{W}$

## $\mu \mathrm{MAX}$

Junction-to-Ambient Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) .......... $97^{\circ} \mathrm{C} / \mathrm{W}$ Junction-to-Case Thermal Resistance ( $\theta_{\mathrm{Jc}}$ )................. $5^{\circ} \mathrm{C} / \mathrm{W}$

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## Electrical Characteristics ( $\pm 5 \mathrm{~V}$ Supply)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-},} \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}(\right.$ Note 2$), \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |  |  |
| Supply Voltage Range | $\mathrm{V}_{\text {S }}$ | $\mathrm{V}_{\mathrm{S}^{+}}$to $\mathrm{V}_{\mathrm{S}^{-}}$, guaranteed by PSRR $\left(G N D=V_{S^{-}}\right)$ | 2.7 | 13.2 | V |
| Quiescent Current | Is | No load, $\mathrm{R}_{\mathrm{L}}=\infty$ | 3.7 | 6.8 | mA |
|  |  | $\overline{\text { SHDN }}=$ GND | 6.8 | 20 | $\mu \mathrm{A}$ |
| Power-Supply Rejection Ratio | PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{S}^{+}} \text {to } \mathrm{V}_{\mathrm{S}^{-}}=2.7 \mathrm{~V} \text { to } 13.2 \mathrm{~V} \\ & \left(\mathrm{GND}=\mathrm{V}_{\mathrm{S} .}\right) \end{aligned}$ | 90123 |  | dB |
| DIFFERENTIAL PERFORMANCE-DC SPECIFICATIONS |  |  |  |  |  |
| Input Common-Mode Range | VICM | Guaranteed by CMRR | $\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.1$ | $\left(\mathrm{V}^{+}{ }^{+}\right)-1.1$ | V |
| Input Common-Mode Rejection Ratio | CMRR | $\mathrm{V}_{\text {ICM }}=\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.1 \mathrm{~V}$ to $\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-1.1 \mathrm{~V}$ | 94130 |  | dB |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ |  | $\pm 0.2$ | $\pm 1.5$ | mV |
| Input Offset Voltage Drift | TCV ${ }_{\text {OS }}$ |  | 0.2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  | 30 | 750 | nA |
| Input Offset Current | l OS |  | $\pm 15$ | $\pm 350$ | nA |
| Open-Loop Gain | AVOL | $\mathrm{V}_{\text {OUT, DIFF }}=6.6 \mathrm{~V}_{\text {P-P }}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 96130 |  | dB |
| Output Short-Circuit Current | ISC |  | 60 |  | mA |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{S}^{+}}-\mathrm{V}_{\text {OUT }}$ | Applies to $\mathrm{V}_{\text {OUT }}$, $\mathrm{V}_{\text {OUT }}$ | 0.98 | 1.15 | V |
|  | $\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\mathrm{S}^{-}}$ | Applies to $\mathrm{V}_{\text {OUT+ }}$, $\mathrm{V}_{\text {OUt- }}$ | 0.92 | 1.10 |  |

## Electrical Characteristics ( $\pm 5 \mathrm{~V}$ Supply) (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}(\right.$ Note 2$), \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL PERFORMANCE-AC SPECIFICATIONS |  |  |  |  |  |  |
| Input Voltage-Noise Density | $\mathrm{e}_{\mathrm{N}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 3.1 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Input Voltage Noise |  | $0.1 \mathrm{~Hz}<\mathrm{f}<10 \mathrm{~Hz}$ |  | 200 |  | $n V_{\text {P-P }}$ |
| Input Current-Noise Density | $\mathrm{i}_{\mathrm{N}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 1.5 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| 1/f Noise Due to Input Current |  | $0.1 \mathrm{~Hz}<\mathrm{f}<10 \mathrm{~Hz}$ |  | 220 |  | pAP-P |
| -3dB Small-Signal Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=0.1 \mathrm{~V}_{\text {P-P }}$ |  | 180 |  | MHz |
| 0.1 dB Gain Flatness Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=0.1 \mathrm{~V}_{\text {P-P }}$ |  | 25 |  | MHz |
| -3dB Large-Signal Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 38 |  | MHz |
| 0.1 dB Gain Flatness Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 19 |  | MHz |
| Slew Rate (Differential) | SR | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 180 |  | V/ $/ \mathrm{s}$ |
| Capacitive Loading | $\mathrm{C}_{\mathrm{L}}$ | No sustained oscillations |  | 10 |  | pF |
| HD2/HD3 Specifications |  | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=10 \mathrm{kHz}$ |  | $\begin{aligned} & \hline-129 / \\ & -146 \end{aligned}$ |  | dBc |
|  |  | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=1 \mathrm{MHz}$ |  | $\begin{aligned} & \hline-90 / \\ & -98 \end{aligned}$ |  |  |
|  |  | $\mathrm{V}_{\text {OUT,DIFF }}=6.6 \mathrm{~V}_{\text {P-P }}, \mathrm{f}=10 \mathrm{kHz}$ |  | $\begin{aligned} & -124 / \\ & -142 \end{aligned}$ |  |  |
|  |  | $\mathrm{V}_{\text {OUT, DIFF }}=6.6 \mathrm{~V}_{\text {P-P }}, \mathrm{f}=1 \mathrm{MHz}$ |  | $\begin{aligned} & -86 / \\ & -90 \end{aligned}$ |  |  |
| Settling Time | ts | Settling to $0.1 \%, \mathrm{~V}_{\text {OUT, DIFF }}=4 \mathrm{~V}_{\text {P-P }}$ |  | 58 |  | ns |
|  |  | Settling to $0.1 \%$, $\mathrm{V}_{\text {OUT, DIFF }}=6.6 \mathrm{~V}_{\text {P-P }}$ |  | 107 |  |  |
| Output Impedance | R OUT, DIFF | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ |  | 0.1 |  | $\Omega$ |
| Output Balance Error |  | $\mathrm{V}_{\text {OUT, DIFF }}=1 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=1 \mathrm{MHz}$ |  | -54 |  | dB |
| SHDN INPUT |  |  |  |  |  |  |
| Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 1.25 |  |  | V |
|  | $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.65 |  |
| Input Current | IIH | $\mathrm{V}_{\text {SHDN }}=2 \mathrm{~V}$ |  | 0.2 | 1.5 | $\mu \mathrm{A}$ |
|  | IIL | $\mathrm{V}_{\text {SHDN }}=0 \mathrm{~V}$ | -1.5 | -0.2 |  |  |
| Turn-On Time | ton | Output condition |  | 1.2 |  | $\mu \mathrm{s}$ |
| Turn-Off Time | toff | Output condition |  | 0.8 |  | $\mu \mathrm{s}$ |

## Electrical Characteristics ( $\pm 5 \mathrm{~V}$ Supply) (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-},} \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}(\right.$ Note 2$), \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CLPH }}$ INPUT to OUT+, OUT- PERFORMANCE |  |  |  |  |
| High-Output Clamping Voltage | $\mathrm{VOH}_{\text {CLP }}$ | High-side clamping: applies to OUT+ and OUT- with outputs driven "high", $V_{\mathrm{CLPH}}=+3.3 \mathrm{~V}$ | $\mathrm{V}_{\text {CLPH }}+0.34$ | V |
| Input Current | ICLPH | $\mathrm{V}_{\mathrm{CLPH}}=+3.3 \mathrm{~V}$ | -38 | $\mu \mathrm{A}$ |
| V CLPL INPUT to OUT+, OUT- PERFORMANCE |  |  |  |  |
| Low-Output Clamping Voltage | VOLCLP | Low-side clamping: applies to OUT+ and OUT- with outputs driven "low", $\mathrm{V}_{\mathrm{CLPL}}=1.7 \mathrm{~V}$ | $\mathrm{V}_{\text {CLPL }}-0.42$ | V |
| Input Current | ICLPL | $\mathrm{V}_{\text {CLPL }}=0 \mathrm{~V}$ | 92 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {Ocm }}$ INPUT to $\mathrm{V}_{\text {OUT, }}$ cm PERFORMANCE |  |  |  |  |
| Input Voltage Range |  | Guaranteed by gain parameter | $\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.2 \quad\left(\mathrm{~V}_{\mathrm{S}^{+}}\right)-1.2$ | V |
| Output Common-Mode Gain | Gocm | $\begin{aligned} & \Delta\left(\mathrm{V}_{\mathrm{OUT}, \mathrm{CM}}\right) / \Delta\left(\mathrm{V}_{\mathrm{OCM}}\right), \mathrm{V}_{\mathrm{OCM}}=\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.2 \\ & \text { to }\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-1.2 \end{aligned}$ | $\begin{array}{lll}0.99 & 1 & 1.01\end{array}$ | V/V |
| Input Offset Voltage |  |  | $\pm 13 \quad \pm 38$ | mV |
| Input Bias Current |  |  | -2 -0.30 | $\mu \mathrm{A}$ |
| Output Common-Mode Rejection Ratio (Note 4) | OCMRR | $\begin{aligned} & 2 \times \Delta\left(\mathrm{V}_{\mathrm{OS}}\right) / \Delta\left(\mathrm{V}_{\mathrm{OCM}}\right), \mathrm{V}_{\mathrm{OCM}}=\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.2 \\ & \text { to }\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-1.2 \end{aligned}$ | 100130 | dB |
| -3dB Small-Signal Bandwidth |  | $\mathrm{V}_{\text {OUT, CM }}=100 \mathrm{mV} \mathrm{V}_{\text {P-P }}$ | 16 | MHz |
| Slew Rate |  | $\mathrm{V}_{\text {OUT, } \mathrm{CM}}=1 \mathrm{~V}_{\text {P-P }}$ | 6 | V/ $/ \mathrm{s}$ |

## Electrical Characteristics ( +5 V Supply)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+},} \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-}}, \mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}\right.$ (Note 2$), \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |  |  |  |
| Supply Voltage Range | $\mathrm{V}_{\text {S }}$ | $\mathrm{V}_{\mathrm{S}^{+}}$to $\mathrm{V}_{\mathrm{S}^{-}}$, guaranteed by PSRR $\left(\mathrm{GND}=\mathrm{V}_{\mathrm{S}^{-}}\right)$ | 2.7 |  | 13.2 | V |
| Quiescent Current | Is | No load, $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.7 | 6.8 | mA |
|  |  | $\overline{\text { SHDN }}=$ GND |  | 5.9 | 20 | $\mu \mathrm{A}$ |

DIFFERENTIAL PERFORMANCE—DC SPECIFICATIONS

| Input Common-Mode Range | $\mathrm{V}_{\text {ICM }}$ | Guaranteed by CMRR | $\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.1$ | $\left(\mathrm{~V}_{\mathrm{S}^{+}}\right)-1.1$ | V |
| :--- | :---: | :--- | :---: | :---: | :---: |
| Input Common-Mode <br> Rejection Ratio | CMRR | $\mathrm{V}_{\text {ICM }}=\left(\mathrm{V}_{\mathrm{S}^{-}}\right)+1.1 \mathrm{~V}$ to $\left(\mathrm{V}_{\mathrm{S}^{+}}\right)-1.1 \mathrm{~V}$ | 94 | 130 | dB |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ |  | $\pm 0.2$ | $\pm 1.5$ | mV |
| Input Offset Voltage Drift | $\mathrm{TC} \mathrm{V}_{\mathrm{OS}}$ |  | 0.2 | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |  |

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

## Electrical Characteristics ( +5 V Supply) (continued)

$\left(V_{S_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-},} \mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}(\right.$ Note 2$), \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ |  |  | 30 | 750 | nA |
| Input Offset Current | los |  |  | $\pm 15$ | $\pm 350$ | nA |
| Open-Loop Gain | $\mathrm{A}_{\mathrm{VOL}}$ | $\mathrm{V}_{\text {OUT, DIFF }}=2.8 \mathrm{~V}_{\text {P-P, }}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 95 | 120 |  | dB |
| Output Short-Circuit Current | ISC |  |  | 60 |  | mA |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{S}^{+}}-\mathrm{V}_{\text {OUT }}$ | Applies to $\mathrm{V}_{\text {OUT }}$, $\mathrm{V}_{\text {OUT }}$ |  | 0.95 | 1.1 | V |
|  | $\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\mathrm{S}^{-}}$ | Applies to $\mathrm{V}_{\text {OUT }+}$, $\mathrm{V}_{\text {OUT }}$ |  | 0.85 | 1.1 |  |
| DIFFERENTIAL PERFORMANCE-AC SPECIFICATIONS |  |  |  |  |  |  |
| Input Voltage-Noise Density | $\mathrm{e}_{\mathrm{N}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 3.1 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Input Voltage Noise |  | $0.1 \mathrm{~Hz}<\mathrm{f}<10 \mathrm{~Hz}$ |  | 200 |  | $\mathrm{n} \mathrm{V}_{\text {P-P }}$ |
| Input Current-Noise Density | $\mathrm{i}_{\mathrm{N}}$ | $\mathrm{f}=1 \mathrm{kHz}$ |  | 1.5 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| 1/f Noise Due to Input Current |  | $0.1 \mathrm{~Hz}<\mathrm{f}<10 \mathrm{~Hz}$ |  | 220 |  | pAP-P |
| -3dB Small-Signal Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=0.1 \mathrm{~V}_{\text {P-P }}$ |  | 180 |  | MHz |
| 0.1 dB Gain Flatness Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=0.1 \mathrm{~V}_{\text {P-P }}$ |  | 25 |  | MHz |
| -3dB Large-Signal Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 38 |  | MHz |
| 0.1 dB Gain Flatness Bandwidth |  | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 19 |  | MHz |
| Slew Rate (Differential) | SR | $\mathrm{V}_{\text {OUT, DIFF }}=2 \mathrm{~V}_{\text {P-P }}$ |  | 120 |  | V/ $/ \mathrm{s}$ |
| Capacitive Loading | $\mathrm{C}_{\mathrm{L}}$ | No sustained oscillations |  | 10 |  | pF |
| HD2/HD3 Specifications |  | $\mathrm{V}_{\text {OUT }}=4 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=10 \mathrm{kHz}$ |  | $\begin{aligned} & \hline-123 / \\ & -145 \\ & \hline \end{aligned}$ |  | dBc |
|  |  | $\mathrm{V}_{\text {OUT }}=4 \mathrm{~V}_{\text {P-P }}, \mathrm{f}=1 \mathrm{MHz}$ |  | $\begin{aligned} & \hline-88.5 / \\ & -95.5 \end{aligned}$ |  |  |
| Settling Time | ts | Settling to $0.1 \%$, $\mathrm{V}_{\text {OUT, DIFF }}=4 \mathrm{~V}_{\text {P-P }}$ |  | 58 |  | ns |
|  |  | Settling to $0.1 \%$, $\mathrm{V}_{\text {OUT, DIFF }}=6.6 \mathrm{~V}_{\text {P-P }}$ |  | 100 |  |  |
| Output Impedance | ROUT,DIFF | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ (V ${ }_{\text {OUT, DIFF }}$ ) |  | 0.1 |  | $\Omega$ |
| Output Balance Error |  | $\mathrm{V}_{\text {OUT, DIFF }}=1 \mathrm{~V}_{\text {P-P, }} \mathrm{f}=1 \mathrm{MHz}$ |  | -52 |  | dB |
| SHDN INPUT |  |  |  |  |  |  |
| Input Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 1.25 |  |  | V |
|  | $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.65 |  |
| Input Current | $\mathrm{IIH}^{\text {I }}$ | $\mathrm{V}_{\text {SHDN }}=2 \mathrm{~V}$ |  | 0.2 | 1.5 | $\mu \mathrm{A}$ |
|  | IIL | $\mathrm{V}_{\text {SHDN }}=0 \mathrm{~V}$ | -1.5 | -0.2 |  |  |
| Turn-On Time | $\mathrm{t}_{\mathrm{ON}}$ | Output condition |  | 1.2 |  | $\mu \mathrm{s}$ |
| Turn-Off Time | toff | Output condition |  | 0.8 |  | $\mu \mathrm{s}$ |

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

## Electrical Characteristics ( +5 V Supply) (continued)

$\left(\mathrm{V}_{\mathrm{S}^{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}^{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}^{-}}, \mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}(\right.$ Note 2$), \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 3)


Note 2: GND and EP are internally shorted. GND pin is only present on the 12-pin TQFN package and GND is the exposed pad on the 10 -pin $\mu \mathrm{MAX}$ package.
Note 3: All devices are $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Temperature limits are guaranteed by design.
Note 4: OCMRR is mainly determined by external gain resistors matching. The formula used for OCMRR calculation assumes that gain resistors are perfectly matched. Therefore, $\mathrm{OCMRR}=(1+\mathrm{RF} / R G) \times \Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{V}(\mathrm{VOCM})$.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)



## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)





## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)






## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)






## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)




OUT+ AND OUT- POSITIVE CLAMPING VOLTAGE ERROR vs. VCLPL INPUT VOLTAGE




OUT+ AND OUT- POSITIVE CLAMPING VOLTAGE ERROR vs. VCLPL INPUT VOLTAGE


SHDN INPUT CURRENT vs. $\overline{\text { SHDN }}$ VOLTAGE vs. TEMPERATURE


## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)




## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)


## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+},}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)




## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-},} \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+},}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)




## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{S}_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-}}, \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+},}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)



## Typical Operating Characteristics (continued)

$\left(V_{S_{+}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CLPH}}=\mathrm{V}_{\mathrm{S}_{+}}, \mathrm{V}_{\mathrm{CLPL}}=\mathrm{V}_{\mathrm{S}_{-},} \mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}, \overline{\mathrm{SHDN}}=\mathrm{V}_{\mathrm{S}_{+},}, \mathrm{GND} / E P=0 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega\right.$ (between OUT+ and OUT-), $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.)





## Pin Configurations



## Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| TQFN | $\mu \mathrm{MAX}$ |  |  |
| 1 | 2 | VOCM | Output Common-Mode Voltage Input |
| 2 | 3 | $\mathrm{V}_{\text {S }}$ | Positive Supply Voltage Input |
| 3 | 4 | $\mathrm{V}_{\text {CLPH }}$ | High-Output Voltage Clamping Input |
| 4 | 5 | OUT+ | Noninverting Differential Output |
| 5 | * | GND | External Ground Input. *The $\mu$ MAX exposed pad also functions as GND. |
| 6 | 6 | OUT- | Inverting Differential Output |
| 7 | 7 | $\mathrm{V}_{\text {CLPL }}$ | Low-Output Voltage Clamping Input |
| 8 | 8 | $\mathrm{V}_{\text {S- }}$ | Negative Supply Voltage Input |
| 9 | 9 | SHDN | Shutdown Mode Input (active low) |
| 10 | 10 | IN+ | Noninverting Input |
| 11 | - | N.C. | No Connection. Not connected internally |
| 12 | 1 | IN- | Inverting Input |
| - | - | EP | Exposed Pad. Connected to GND internally. The $\mu \mathrm{MAX}$ exposed pad is also GND. |

## Functional Diagram



## Detailed Description

The MAX44205 is a low-noise, low-power, very low-distortion fully differential (input and output) op amp capable of driving high-resolution 16-/18-/20-bit SAR ADCs with input signal frequencies from DC to 1 MHz . These highresolution signal chain ICs are used in test and measurement applications, as well as medical instrumentation and industrial control systems.
This fully differential op amp accepts either single-ended or fully differential input signals at its inputs and converts the input signal into fully differential outputs that are exactly equal in amplitude and $180^{\circ}$ apart in phase. Ideally, the noise and distortion performance of the amplifier should match or exceed the linearity of the ADC to preserve the overall system accuracy.
Four precisely matched resistors (two for feedback and two for gain setting) set the differential closed-loop gain as shown in the Functional Diagram.
The MAX44205 has a unique output stage clamping feature. Pins ( $\mathrm{V}_{\mathrm{CLPH}}$ and $\mathrm{V}_{\mathrm{CLPL}}$ ) can be useful in protecting the ADC
from electrical overstress when the driver output exceeds the input range of ADC. If $\mathrm{V}_{\text {CLPH }}$ and $\mathrm{V}_{\text {CLPL }}$ are connected to $V_{C C}$ and GND of the ADC respectively, then the output of the driver will not go out beyond the power supply of the ADC.
The MAX44205 has an output voltage common-mode (VOCM) input to set the DC common-mode voltage level of the differential outputs without affecting the balance of the AC differential output signal on each output. The MAX44205 also features a low-power shutdown mode that consumes only $6.8 \mu \mathrm{~A}$ of supply current from the $\mathrm{V}_{\mathrm{S}+}$ pin. Note that while the outputs are floating during shutdown, the feedback networks may provide paths for current to flow from the input source(s).

## Terminology and Definitions



Figure 1. Differential Input, Differential Output Configuration (Decoupling Capacitors Not Shown for Simplicity)

## Differential Voltage

The differential voltage at the input is the voltage applied across INP to INM and the differential voltage at the output is the voltage across OUT+ to OUT-. Equations for input and output differential voltages are listed below:

$$
\begin{gathered}
\mathrm{V}_{\text {IN }, \mathrm{dm}}=\left(\mathrm{V}_{\text {INP }}-\mathrm{V}_{\text {INM }}\right) \\
\mathrm{V}_{\text {OUT }, \mathrm{dm}}=\left(\mathrm{V}_{\text {OUT }+}-\mathrm{V}_{\text {OUT }}\right)
\end{gathered}
$$

VOUT+ and VOUT- are voltages at the OUT+ and OUTterminals with respect to output common-mode voltage set by the VOCM input voltage.

## Common-Mode Voltage

The common-mode voltage at the input is the average of the input pins ( $\mathrm{IN}+$ and $\mathrm{IN}-$ ) and at the output, it is the average of two outputs. Equations for input and output common-mode voltages are listed below:

$$
\begin{gathered}
\mathrm{V}_{\mathrm{IN}, \mathrm{~cm}}=\left(\mathrm{V}_{\mathrm{IN}+}+\mathrm{V}_{\mathrm{IN}-}\right) / 2 \\
\mathrm{~V}_{\mathrm{OUT}, \mathrm{~cm}}=\mathrm{V}_{\mathrm{OCM}}=\left(\mathrm{V}_{\mathrm{OUT}+}+\mathrm{V}_{\mathrm{OUT}-}\right) / 2
\end{gathered}
$$

Though it was mentioned that the input common-mode voltage is the average of the voltage seen on both input pins, the range is slightly different depending on if the input signal is fully differential or single ended.
For fully differential input applications, where $\mathrm{V}_{\text {INP }}=$ $-V_{\text {INM }}$, the common-mode input voltage is:

$$
\begin{aligned}
V_{\mathrm{IN}, \mathrm{~cm}}= & \left(\mathrm{V}_{\mathrm{IN}}+\right. \\
& \left.+\mathrm{V}_{\mathrm{IN}}\right) / 2 \cong \mathrm{VOCM}^{2} \times R_{\mathrm{G}} /\left(R_{\mathrm{F}}+R_{\mathrm{G}}\right) \\
& +\mathrm{V}_{\mathrm{CM}} \times R_{\mathrm{F}} /\left(R_{\mathrm{F}}+R_{G}\right) .
\end{aligned}
$$

With single-ended input applications there will be an input signal component to the input common-mode voltage, as there is no out-of-phase signal not applied on the other input. Applying $\mathrm{V}_{\text {INP }}$ (connecting $\mathrm{V}_{\text {INM }}$ to zero), the common-mode input voltage is:

$$
\begin{gathered}
V_{I N, c m}=\left(V_{I N+}+V_{I N}\right) / 2 \cong V_{O C M} \times R_{G} /\left(R_{F}+R_{G}\right)+ \\
V_{C M} \times R_{F} /\left(R_{F}+R_{G}\right)+V_{I N P} / 2 \times R_{F} /\left(R_{F}+R_{G}\right)
\end{gathered}
$$

## Common-Mode Offset Voltage

The common-mode offset voltage is defined as the difference between the voltage applied to the VOCM terminal and the output common-mode voltage.

$$
\mathrm{V}_{\mathrm{OS}, \mathrm{~cm}}=\left(\mathrm{V}_{\mathrm{OUT}, \mathrm{~cm}}-\mathrm{VOCM}\right)
$$

## Input Offset Voltage, CMRR, and VOCM CMRR

Input offset voltage is the differential voltage error ( $\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}$ ) between the input pins ( $\mathrm{IN}+$ and $\mathrm{IN}-$ ). CMRR performance is affected by both the input offset voltage error at the input due to change in input common-mode voltage ( $\mathrm{V}_{\mathrm{IN}}, \mathrm{cm}$ ) and the change in input offset voltage ( $\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}$ ) due to VOCM change. So, there are two CMRR terms:

$$
\begin{gathered}
\mathrm{CMRR}_{\mathrm{VIN}, \mathrm{~cm}}=\Delta\left(\mathrm{V}_{\mathrm{IN}}, \mathrm{~cm}\right) / \Delta\left(\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}\right) \\
\mathrm{CMRR}_{\mathrm{VOCM}}=\Delta(\mathrm{VOCM}) / \Delta\left(\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}\right)
\end{gathered}
$$

The output common-mode rejection ratio is strongly affected by the matching of gain-setting feedback network.

## Output Balance Error

An ideal differential output implies the two outputs of the amplifier should be exactly equal in amplitude but $180^{\circ}$ apart in phase. Output balance is the measure of how well the outputs are balanced and is defined as the ratio of the output common-mode voltage to the output differential signal. It is generally expressed as dB in log scale.
Output Balance Error $=20 \times \log \left|\left(\mathrm{V}_{\text {OUT, }} \mathrm{cm}\right) /\left(\mathrm{V}_{\text {OUT, dm }}\right)\right|$

## Operation and Equations

The Functional Diagram details the internal architecture of the differential op amp. The negative feedback loop across the outputs to respective inputs force voltages on $\mathrm{IN}+$ and IN - pins equal to each other. That implies:

$$
\begin{aligned}
& \frac{V_{\text {INP }}}{R_{F}}=\frac{-V_{\text {OUT- }}}{R_{G}} \\
& \frac{V_{\text {INN }}}{R_{F}}=\frac{-V_{\text {OUT }+}}{R_{G}}
\end{aligned}
$$

From above equations see the relationship between differential output voltage and inputs.

$$
\left(\mathrm{V}_{\text {OUT }+}-\mathrm{V}_{\text {OUT- }}\right)=\left(\mathrm{V}_{\text {INP }}-\mathrm{V}_{\text {INN }}\right) \times \frac{\mathrm{R}_{\mathrm{F}}}{\mathrm{R}_{\mathrm{G}}}
$$

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

The VOCM input voltage with the help of the commonmode feedback circuit drives the output common-mode voltage level to VOCM. This results in the following output relations:

$$
\begin{aligned}
& \left(\mathrm{V}_{\text {OUT }+}\right)=(\mathrm{VOCM})+\frac{\mathrm{V}_{\mathrm{OUT}, \mathrm{DM}}}{2} \\
& \left(\mathrm{~V}_{\text {OUT }-}\right)=(\mathrm{VOCM})-\frac{\mathrm{V}_{\mathrm{OUT}, \mathrm{DM}}}{2}
\end{aligned}
$$

## Input and ESD Protection

As shown in Figure 2, ESD diodes are present on all the pins with respect to the $\mathrm{V}_{\mathrm{S}_{+}}$and $\mathrm{V}_{\mathrm{S}_{-}}$pins so that these ESD diodes turn on and protect the part when voltages on these pins go out of range from either supplies by more than one diode drop. There are two series input resistors and back-to-back diode protection between the inputs for protection against excessive differential voltages across the amplifier's inputs.

## VCLPH and VCLPL Output Clamp Supplies

The MAX44205 design incorporates patent-pending circuitry that limits the outputs voltage levels in order to avoid overstressing an ADC that accepts the MAX44205 outputs. The outputs are clipped if the voltage swing exceeds
the voltage levels set at $\mathrm{V}_{\text {CLPH }}$ and $\mathrm{V}_{\text {CLPL }}$ inputs. This is an advantageous feature when the front-end amplifier is operated with split supplies or a wider supply voltage range than that of an ADC. For example, the ADC detailed in the Typical Application Circuit (MAX11905) operates from a single 3 V or 3.3 V supply and ground. When operating the MAX44205 from $\pm 5 \mathrm{~V}$ supplies, it is desirable to limit the amplifier outputs between OV and 3.3 V . Connect $\mathrm{V}_{\mathrm{CLPH}}$ to 3.3 V and $\mathrm{V}_{\mathrm{CLPL}}$ to 0 V .

## Exposed Pad

Both of the MAX44205 packages have their exposed pads internally connected to GND. The EP should be connected to the PCB's ground plane for optimum thermal dissipation.

## SHDN Input

## SHDN Operation

The MAX44205 offers a shutdown mode for lowpower operation. Drive $\overline{\text { SHDN }}$ below 0.65 V (typ) with respect to GND/EP to shut down the part and only $6.8 \mu \mathrm{~A}$ (typ) will be drawn from $\mathrm{V}_{\mathrm{S}}$. $\overline{\mathrm{SHDN}}$ and GND are referred to each other and allow for convenient interfacing to the logic-level input signals, which operate independent of the $\mathrm{V}_{\mathrm{S}^{+}}$and $\mathrm{V}_{\mathrm{S}}$ supplies.


Figure 2. Showing ESD protection scheme in MAX44205

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

In single-supply operation, connect $\mathrm{V}_{\mathrm{S}}$ and GND to 0 V . In single-supply mode, $\mathrm{V}_{\mathrm{S}}$ can range between 2.7 V to 13.2V. In dual supply operation, $\mathrm{V}_{\mathrm{S}+}$ and $\mathrm{V}_{\mathrm{S}}$ are connected to the positive and negative voltage rails, respectively (see Figure 4). In dual supply operation, $\overline{\text { SHDN }}$ is still referred to GND. To keep the part active, $\overline{\text { SHDN }}$ needs to be maintained between 1.25 V and $\mathrm{V}_{\mathrm{S}}$, with respect to GND/EP.
For the shutdown function to work correctly in very low supply voltage applications, one has to maintain a minimum of 2.7 V difference between the $\mathrm{V}_{\mathrm{S}_{+}}$and GND pins. This is necessary when operation with $\pm 1.35 \mathrm{~V}$ supplies is required and in that case, the GND pin and EP need to be tied to $\mathrm{V}_{\mathrm{S}}$.

## Shutdown Operation with External Components and Stimuli

In shutdown mode, quiescent supply current is low. However, there will be currents flowing into the IC pins
depending on the external components and applied signals. Figure 3 shows the block diagram with these current paths and shows internal protection devices. In active operation mode (shutdown disabled), input signals are applied to INP and INN. The voltage applied to the VOCM pin sets the output common-mode voltage.
In shutdown mode, the voltages applied to INP, INN, and VOCM will interact with the IC internal components resulting in current flowing into the IC pins. It must be noted that the op amp's outputs, OUT+ and OUT-, exhibit highimpedance state in shutdown mode.

## Shutdown Quiescent Currents Dependency on $V_{\text {CLPL }}$ and $\mathrm{V}_{\text {CLPH }}$

Supply currents exhibit dependency with respect to clamping voltages applied to the $\mathrm{V}_{\mathrm{CLPL}}$ and $\mathrm{V}_{\mathrm{CLPH}}$ pins. These currents will not be seen if the clamping feature is not used or the $\mathrm{V}_{\mathrm{CLPL}}$ and $\mathrm{V}_{\mathrm{CLPH}}$ pins are left open.


Figure 3. Currents Flowing when MAX44205 is in Shutdown

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

## Applications Information

The fully differential op amp is shown in Figure 5 for reference. Fully differential op amps provide a lot of advantages, including rejecting common-mode noise coupled to the input, the output, and from the power supply. The effective output swing is increased by a factor of two as the outputs are equal in amplitude and $180^{\circ}$ apart in phase.
For example, by applying a fully differential input signal of $1 \mathrm{~V}_{\text {P-P }}$ across INP and INN on Figure 1 there is a $2 \mathrm{~V}_{\text {P-P }}$ differential output voltage swing. Another advantage of having fully differential outputs is that even order harmonics will be suppressed at the output.

## Potential Difference Between Supply Voltage Pins



Figure 4. Explaining Potential Difference Between Supply Voltage Pins


Figure 5. Showing Fully Differential Architecture

## Input Impedance Mismatch Due to Source Impedance

The impedance looking into the $\mathrm{IN}+$ and IN - nodes of Figure 5 depends on how the inputs are driven. For a fully differential input signal, i.e., $\mathrm{V}_{\text {INP }}=-\mathrm{V}_{\text {INM }}$, the input impedance looking into inputs is shown in Figure 6.

$$
\mathrm{R}_{\mathrm{INP}}=\mathrm{R}_{\mathrm{INM}}=\mathrm{R}_{\mathrm{G}}
$$

For a single-ended input signal, since the inputs are not balanced, the input impedance actually increases relative to the fully differential case. The input impedance looking into either input is:

$$
\mathrm{R}_{\mathrm{INP}}=\mathrm{R}_{\mathrm{INM}}=\frac{\mathrm{R}_{\mathrm{G}}}{\left[1-\left(\frac{1}{2}\right) \times \frac{\mathrm{R}_{\mathrm{F}}}{\left(\mathrm{R}_{\mathrm{G}}+\mathrm{R}_{\mathrm{F}}\right)}\right]}
$$

Apart from the single-ended input and differential input signal cases, an input signal source from a nonzero source impedance may cause imbalance between feedback resistor networks for single-ended input driving case as shown in the Figure 7. A terminating resistor RT as shown in Figure 7 is used to impedance match to the source such that:

$$
R_{T}=R_{I N M} \times \frac{R_{S}}{R_{I N M}-R_{S}}
$$



Figure 6. Fully Differential Amplifier

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

A terminating resistor is inserted to correct for impedance mismatch between the source and input. The gain resistor mismatch across feedback networks is created due to the parallel combination of $\mathrm{R}_{\mathrm{T}}$ and $\mathrm{R}_{\mathrm{S}}$. So, to balance out the gain resistor mismatch on the other input, insert $R_{B}$ such that:

$$
R_{B}=R_{T} \times \frac{R_{S}}{R_{T}-R_{S}}
$$

## Effects of Input Resistor Mismatch

If there is a mismatch between the feedback resistor $\left(R_{F}\right)$ pair and gain resistor $\left(R_{G}\right)$ pair, there will be a small delta in the feedback factor across the input pins. This delta in the feedback factor is a source of common-mode error. To apply an AC CMRR test without a differential input signal, the common-mode rejection is proportional to the resistor mismatch. Using $0.1 \%$ or better resistors will mitigate most of the problems and will yield good CMRR performance.

## Noise Calculations

The MAX44205 offers input voltage and current noise densities of $3.1 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and $1.5 \mathrm{pA} / \sqrt{\mathrm{Hz}}$, respectively. From Figure 6, the total output noise is a combination of noise generated by the amplifier and the feedback and gain resistors. The total output noise generated by both the amplifier and the feedback components is given by the equation:

$$
e_{n t}=\sqrt{\left[e_{n} \times\left(1+\frac{R_{F}}{R_{G}}\right]^{2}+2 \times\left(i_{n} \times R_{F}\right)^{2}\right.} \begin{aligned}
& +2 \times\left(e_{n R G} \times \frac{R_{F}}{R_{G}}\right)^{2}+2 \times\left(e_{n R F}\right)^{2}
\end{aligned}
$$

$e_{n t}$ is total output noise of the circuit shown in Figure 7
$e_{n}$ is the input voltage-noise density
$\mathrm{i}_{\mathrm{n}}$ is the input current-noise density
$e_{n R G}$ is the noise voltage density contributed by the gain resistor $R_{G}$
$e_{n R F}$ is the noise voltage density contributed by the feedback resistor $R_{F}$
Resistor Noise $=\sqrt{4 \times \mathrm{k} \times \mathrm{T} \times \mathrm{R} \times \Delta \mathrm{f}}$ in $\mathrm{nV} / \sqrt{\mathrm{Hz}}$
T is absolute temperature in Kelvin
$k$ is Boltzmann constant: $k=1.38 \times 10^{-23}$ in joules/Kelvin $R$ is resistance in ohms and $\Delta f$ is frequency range in Hertz The MAX44205 input-referred voltage noise contributes the equivalent noise of a $600 \Omega$ resistor. For low noise, keep the source and feedback resistance at or below this value, i.e. $R_{S}+R_{G} / / R_{F} \leq 600 \Omega$. At combinations of below $600 \Omega$, amplifier noise is dominant, but in the region $600 \Omega$ to $10 \mathrm{k} \Omega$, the noise is dominated by resistor thermal noise. Any larger resistances beyond that, the noise current multiplied by the total resistance dominated the noise.


Figure 8. Fully Differential Amplifier

Lower resistor values are ideal for low-noise performance at the cost of increased distortion due to increased loading of the feedback network on the output stage. Higher resistor values will yield better distortion performance due to less loading on the output stage but at the cost of increase in higher output noise.

## Improving Stability using Feedback Capacitors

When the MAX44205 is configured such that a combination of parasitic capacitances at the inverting input form a pole whose frequency lies within the closed-loop bandwidth of the amplifier, a feedback capacitor across the feedback resistor is needed to form a zero at a frequency close to the frequency of the parasitic pole to recover the lost phase margin.
Adding larger value feedback capacitors will reduce the peaking of the amplifier but decreases the closed-loop -3dB bandwidth.

## Layout and Bypass Capacitors

For single-supply applications, it is recommended to place a $0.1 \mu \mathrm{~F}$ NPO or COG ceramic capacitor within $1 / 8$ th of an inch from the $\mathrm{V}_{\mathrm{S}}+$ pin to ground and to also connect a $10 \mu \mathrm{~F}$ ceramic capacitor within 1 in of the $\mathrm{V}_{\mathrm{S}}+$ pin to GND. One can short $V_{S-}$, GND, and EP in that case.
In dual-supply applications, it is recommended to place a $0.1 \mu \mathrm{~F}$ NPO or COG ceramic capacitor within $1 / 8$ th of an inch from the $V_{S_{+}}$and $V_{S_{-}}$pins to GND and place $10 \mu \mathrm{~F}$ ceramic capacitors within 1 in of the $\mathrm{V}_{\mathrm{S}^{+}}$and $\mathrm{V}_{\mathrm{S}_{-}}$pins to GND. Low ESRIESL NPO capacitors are recommended for $0.1 \mu \mathrm{~F}$ or smaller decoupling capacitors. A $0.1 \mu \mathrm{~F}$ or $0.22 \mu \mathrm{~F}$ capacitor should be placed as close as possible between the VOCM input pin to ground.
Signal routing into and out of the part should be direct and as short as possible into and out of the op amp inputs and outputs. The feedback path should be carefully routed with the shortest path possible without any parasitic capacitance forming between feedback trace and board power planes. Ground and power planes should be removed from directly under the amplifier input and output pins. Also, care should be taken such that there will be no parasitic capacitance formed around the summing nodes at the inputs that could affect the phase margin of the part.
Any load capacitance beyond a few picofarads needs to be isolated using series output resistors placed as close as possible to the output pins to avoid excessive peaking or instability.

## Driving a Fully Differential ADC

The MAX44205 was designed to drive fully differential SAR ADCs such as the MAX11905. The MAX11905 is part of a family of $20-/ 18-/ 16$-bit, $1.6 \mathrm{Msps} / 1 \mathrm{Msps}$ ADCs that offer excellent AC and DC performance. The Typical Application Circuit details a fully differential input to the MAX44205, which then drives the fully differential MAX11905 ADC inputs through the ADC input filter shown in the dashed box.

The MAX6126 provides a 3 V reference output voltage, which is fed to the ADC's reference. The MAX44205's common mode (VOCM) is created by dividing down the reference voltage by a factor of two. A pair of $1 \mathrm{k} \Omega 0.1 \%$ resistors are used for this purpose. The VOCM input is bypassed to GND with a combination of $2.2 \mu \mathrm{~F}$ (X7R) and $0.1 \mu \mathrm{~F}$ (NPO) capacitors.
The MAX44205 is connected in a unity-gain configuration. The input resistors and feedback resistors are all $1 \mathrm{k} \Omega$ $0.1 \%$ resistors. The feedback resistors are bypassed by $4.7 n F(C 0 G, 100 \mathrm{~V})$ capacitors.
The ADC input filter uses a pair of $10 \Omega 0.1 \%$ resistors and a 2.2 nF (COG) capacitor. This input filter assists the MAX44205's settling response with the MAX11905's fast acquisition window.

## Output Clamps Performance while Driving ADC

While driving ADC as shown in the Typical Operating Circuit, it is important that the driver output swing into ADC is contained within ADC supplies. The MAX44205 is operated over $\pm 5 \mathrm{~V}$ split supplies or +5 V supply and ADC operating at slightly smaller voltage around 3.3 V or 1.8 V . The MAX44205 has built-in output voltage clamp feature that limits the output swing of the driver to within VCLPH +0.34 V to VCLPL - 0.42 V when ADC rails are connected to Output clamp supply pins (VCLPH and VCLPL) of MAX44205. Typical Operating Characteristic graphs from TOC 61 thru TOC66 show the performance of this clamping feature when output swing of the MAX44205 is a) driven to clamp voltages, b) driven slightly above the clamps and c) driven well beyond the clamp voltages/ ADC supply voltage. Both sinusoidal and square transient response is shown.
The Typical Application Circuit was used to test the AC performance in Figures 9 and 10. Data were taken with the input frequencies at 10 kHz on the MAX11905 Evaluation Kit. Figures 9 to 13 detail the results of the MAX11905 Evaluation Kit (MAX11905DIFEVKIT\#) GUI.
The sample rate for Figure 9 is 1 Msps and the sample rate for Figure 10 is 1.6 Msps , the MAX11905's maximum

## 180MHz, Low-Noise, Low-Distortion, Fully Differential Op Amp/SAR ADC Driver

sample rate. As measured at the MAX11905 output, the signal-to-noise ratio is $>97 \mathrm{~dB}$ for both sample rates, with total harmonic distortion $>112.9 \mathrm{~dB}$.

Figures 11 to 13 detail the DC performance of the MAX44205 and MAX11905. These three figures detail the results of shorting the inputs together to GND at the $V_{\text {SIG }}$ sources and measuring the noise histogram at the output of the ADC. All data was measured at 1Msps, with 65,536 samples taken. Figure 11 shows the results at a 20-bit code level with no averaging. Effective number of bits (ENOB) is 17.9 bits.
One technique to improve a system's ENOB is to average multiple samples. The tradeoff is a reduced effective sample rate. The theoretical expected results of averaging are a 0.5 improvement in ENOB for every average factor of 2 . Therefore, averaging by $16 x$ should improve ENOB by 2 bits. Figure 12 details this example, and the ENOB is improved nearly 2 bits, from 17.9 bits to 19.8 bits. This shows that the noise from the ADC and the op amp are not limiting the ENOB.

Figure 13 shows the results of averaging by $64 x$, which will limit the effective sample rate to 15.6 ksps ( $1 \mathrm{Msps} / 64$ ). ENOB is 20.8 bits in this mode, making the MAX11905 a lower power alternative to high-speed 24-bit delta sigma ADCs.


Figure 9. MAX11905 FFT ( $\left.f_{S A M P L E}=1 M s p s, f_{I N}=10 \mathrm{kHz}\right)$


Figure 10. MAX11905 FFT ( $f_{S A M P L E}=1.6 \mathrm{Msps}, f_{I N}=10 \mathrm{kHz}$ )


Figure 11. MAX11905 Output Data Histogram (Inputs Shorted, Averaging $=1, f_{\text {SAMPLE }}=1 M s p s$ )


Figure 12. MAX11905 Output Data Histogram (Inputs Shorted, Averaging $=16, f_{S A M P L E}=1 M s p s$ )


Figure 13. MAX11905 Output Data Histogram (Inputs Shorted, Averaging $=64, f_{S A M P L E}=1 \mathrm{Msps}$ )


Figure 14. MAX44205 Used to Drive a Single-Ended Input into a Differential, 20-Bit SAR ADC

## Typical Application Circuit



## Ordering Information

| PART | TEMP RANGE | PIN- <br> PACKAGE | TOP <br> MARK |
| :--- | :--- | :--- | :---: |
| MAX44205ATC + | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 12 TQFN-EP* | +ADA |
| MAX44205AUB + | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10 \mu \mathrm{MAX}$ | +AABW |

+Denotes a lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad.
Chip Information
PROCESS: BiCMOS

## Package Information

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :--- | :---: | :---: | :---: |
| $10 \mu \mathrm{MAX}$ | U10E-3 | $\underline{21-0109}$ | $\underline{90-0148}$ |
| 12 TQFN-EP | T1233-4 | $\underline{21-0136}$ | $\underline{90-0017}$ |

## Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $6 / 14$ | Initial release | - |
| 1 | $12 / 14$ | Updated the Benefits and Features, Typical Application Circuit, Electrical <br> Characteristics, Typical Operating Characteristics, Pin Description, Functional <br> Diagram, Detailed Description, SHDN Operation, Applications Information, and <br> Ordering Information sections. Added the Output Clamps Performance While <br> Driving ADCs section. Updated Figures 2, 5, 6, 7, and 14. | 1-17, 19, 21-26, |
| Dre, 290 |  |  |  |

