## POWER MANAGEMENT

## Description

The SC1104A/B is a versatile voltage-mode PWM controller designed for use in single ended DC/DC power supply applications. A simple, fixed frequency high efficiency buck regulator can be implemented using the SC1104A/B with a minimum of external components. Internal level shift and drive circuitry eliminates the need for an expensive P-channel, high-side switch. The small device footprint allows for compact circuit design.

SC1104A/B features include temperature compensated voltage reference, triangle wave oscillator, current limit comparator and an externally compensated error amplifier. Current limit is implemented by sensing the voltage drop across the top FET's $\mathrm{R}_{\text {DSSON }}$.

The SC1104 operates at fixed frequencies of $300 \mathrm{kHz}(\mathrm{A})$ or $600 \mathrm{kHz}(\mathrm{B})$ providing an optimum compromise between efficiency, external component size, and cost. 600 kHz switching frequency is reserved for the SC1104B, $+5 \mathrm{~V}_{\text {cc }}$ operation only.

## Features

- Up to +14 V input, 300 kHz operation (SC1104A)
- Up to +7 V input, 600 kHz operation (SC1104B)
- High efficiency (>90\%)
- 1\% Reference voltage accuracy
- Hiccup mode over current protection
- Robust output drive
- $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ Current sensing
- Industrial temperature range
- 8-Lead SOIC package. Pb-free package available, fully WEEE and RoHS compliant


## Applications

- Termination supplies
- Low cost microprocessor supplies
- Peripheral card supplies
- Industrial power supplies
- High density DC/DC conversion

SC1104A/B has a thermal protection circuit, which is activated if the junction temperature exceeds $150^{\circ} \mathrm{C}$.
Typical Application Circuit


Figure 1

## POWER MANAGEMENT

## Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. Exposure to Absolute Maximum rated conditions for extended periods of time may affect device reliability.

| Parameter | Symbol | Maximum | Units |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ to GND |  | +20 | V |
| BST to PHASE |  | +20 | V |
| PHASE to GND |  | -0.5 to +20 | V |
| COMP/SS to GND |  | +7 | V |
| SENSE to GND |  | +7 | V |
| Thermal Resistance Junction to Case | $\theta_{\mathrm{JC}}$ | $\theta_{\text {JA }}$ | 40 |
| Thermal Resistance Junction to Ambient | $\mathrm{T}_{\mathrm{J}}$ | -40 to +125 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Junction Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 to +85 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Ambient Temperature Range | $\mathrm{T}_{\mathrm{STG}}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {Lead }}$ | 300 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering) 10 Sec. | $\mathrm{V}_{\text {ESD }}$ | ${ }^{\circ} \mathrm{C}$ |  |
| ESD Rating (Human Body Model) |  | 2 | kV |

## Electrical Characteristics

Unless specified: $\mathrm{A}: \mathrm{V}_{\mathrm{CC}}=12 \pm 0.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{BST}}=23 \pm 1 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} . \mathrm{B}: \mathrm{V}_{\mathrm{CC}}=5 \pm 0.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{BST}}=12 \pm 0.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{F}_{\text {sw }}=300 \mathrm{kHz}$ (nom.), SC1104A | 4.5 |  | 14 | V |
|  | $\mathrm{V}_{\mathrm{cc}}$ | $F_{\text {sw }}=600 \mathrm{kHz}$ (nom.), SC1104B | 4.5 |  | 7 |  |
| Supply Current | $\mathrm{I}_{\mathrm{cc}}$ | $\mathrm{V}_{\text {COMP }} \leq 0.4 \mathrm{~V}$ |  | 11 | 14 | mA |
| Error Amplifier |  |  |  |  |  |  |
| E/A Transconductance ${ }^{(1)}$ | $\mathrm{g}_{\mathrm{m}}$ |  |  | 12 |  | mS |
| Open Loop DC Gain ${ }^{(1)}$ | $\mathrm{A}_{\circ}$ |  |  | 42 |  | dB |
| Bandwidth - 3dB ${ }^{(1)}$ | $\mathrm{F}_{\mathrm{BW}}$ |  |  | 400 |  | kHz |
| Input Bias Current | $I_{\text {FB }}$ |  |  | 1 | 3 | $\mu \mathrm{A}$ |
| Output Sink Current Source Current | $\mathrm{I}_{\text {SIK }}$ | $\mathrm{V}_{\text {SENSE }} \geq 1.1 \mathrm{~V} ; \mathrm{V}_{\text {COMP }}=1.5 \mathrm{~V}$ | 0.65 | 0.7 |  | mA |
|  | $\mathrm{I}_{\text {sc }}$ | $\mathrm{V}_{\text {SENSE }} \geq 0.9 \mathrm{~V} ; \mathrm{V}_{\text {COMP }}=1.5 \mathrm{~V}$ | 0.95 | 1.1 |  |  |
| Oscillator |  |  |  |  |  |  |
| Switching Frequency | $\mathrm{F}_{\mathrm{osc}}$ | $V_{c c}=12 \mathrm{~V} \pm 0.6 \mathrm{~V}$ | 255 | 300 | 345 | kHz |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 0.25 \mathrm{~V}$ | 510 | 600 | 690 |  |

POWER MANAGEMENT

## Electrical Characteristics

Unless specified: $\mathrm{A}: \mathrm{V}_{\text {CC }}=12 \pm 0.6 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=23 \pm 1 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{B}: \mathrm{V}_{\text {CC }}=5 \pm 0.25 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=12 \pm 0.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ramp Peak Voltage ${ }^{(1)}$ | $V_{\text {P-K }}$ | $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 12.6 \mathrm{~V}$ |  | 2.0 |  | V |
| Ramp Valley Voltage ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{V}}$ | $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 12.6 \mathrm{~V}$ |  | 1.0 |  | V |
| Maximum Duty Cycle ${ }^{(2)}$ | $\mathrm{dc}_{\text {MAX }}$ | $\mathrm{V}_{\mathrm{cc}}=12 \mathrm{~V}(300 \mathrm{kHz}, \mathrm{SC} 1104 \mathrm{~A})$ | 90 | 95 |  | \% |
|  |  | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}(600 \mathrm{kHz}, \mathrm{SC} 1104 \mathrm{~B})$ | 85 | 90 |  |  |

## MOSFET Drivers

| DH Sink/Source Current SC1104A | $\mathrm{I}_{\mathrm{DH}}$ | $\begin{gathered} \text { d.c. }<2 \%, \mathrm{t}_{\mathrm{PW}}<100 \mu \mathrm{~s} \\ V_{\mathrm{GS}}=4.5 \mathrm{~V} \text { (src) } \end{gathered}$ | 0.6 | 0.8 |  | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DL Sink/Source Current SC1104A | $I_{\text {DL }}$ | $\mathrm{V}_{\mathrm{GS}}=2.5 \mathrm{~V}$ (snk) | 0.6 | 0.7 |  |  |
| DH Sink/Source Current SC1104B | $\mathrm{I}_{\mathrm{DH}}$ | $\begin{gathered} \text { d.c. }<2 \%, \mathrm{t}_{\mathrm{PW}}<100 \mu \mathrm{~s} \\ V_{\mathrm{GS}}=4.5 \mathrm{~V}(\mathrm{src}) \end{gathered}$ | 0.45 | 0.6 |  | A |
| DL Sink/Source Current SC1104B | $\mathrm{I}_{\mathrm{DL}}$ | $\mathrm{V}_{\mathrm{GS}}=2.5 \mathrm{~V} \text { (snk) }$ | 0.45 | 0.6 |  |  |
| DH Rise/Fall Time | tr, tf | $C_{L}=3000 p F$, See Fig. 2 |  | 50 |  | ns |
| DL Rise/Fall Time | tr, tf | $C_{L}=4000 \mathrm{pF}$, See Fig. 2 |  | 50 |  |  |
| Dead Time | $\mathrm{t}_{\mathrm{dt}}$ | See Fig. 2 |  | 80 |  | ns |
| DH Minimum Off Time | $\mathrm{t}_{\text {OFF }}$ | $4.75 \mathrm{~V} \leq \mathrm{Vcc} \leq 12.6 \mathrm{~V}$ |  | 160 |  |  |
| Reference Section |  |  |  |  |  |  |
| Reference Voltage | $\mathrm{V}_{\text {REF }}$ | $4.75 \mathrm{~V} \leq \mathrm{Vcc} \leq 12.6 \mathrm{~V}$ | 0.990 | 1.000 | 1.010 | V |
| Temp Variance | $\Delta \mathrm{V}_{\text {REF }}$ | $0<\mathrm{T}_{\mathrm{j}}<+70^{\circ} \mathrm{C}$ | -1 |  | 1 | \% |
|  |  | $-40<\mathrm{T}_{\mathrm{J}}<+85^{\circ} \mathrm{C}$ | -1.5 |  | 1.5 |  |
| Long Term Stability |  | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$. |  |  | 5 | mV |
| Current Limit |  |  |  |  |  |  |
| Trip Voltage | $\mathrm{V}_{\text {TRIP }}$ | $\begin{gathered} 4.75 \mathrm{~V}<\mathrm{Vcc}<12.6 \mathrm{~V} \\ \mathrm{~V}_{\text {tp }}=\mathrm{Vcc}-\mathrm{V}_{\text {PHASE }} \end{gathered}$ | 180 | 200 | 220 | mV |
| Soft-Start/Enable |  |  |  |  |  |  |
| SS Source Current | $\mathrm{I}_{\text {SRC }}$ | $\mathrm{V}_{\text {COMP }}<2.5 \mathrm{~V}$ | 0.5 |  | 1.8 | $\mu \mathrm{A}$ |
| SS Sink Current | $\mathrm{I}_{\text {SNK }}$ | $\mathrm{V}_{\text {COMP }}>0.5 \mathrm{~V}$ | 0.5 |  | 1.8 | $\mu \mathrm{A}$ |
| Enable Input Threshold |  |  | 1.00 |  | 1.35 | V |
| Enable Input Current |  | $\mathrm{V}_{\text {COMP }}=0.8 \mathrm{~V}$ |  |  | 2 | mA |

POWER MANAGEMENT
Electrical Characteristics
Unless specified: $\mathrm{A}: \mathrm{V}_{\mathrm{CC}}=12 \pm 0.6 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=23 \pm 1 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{B}: \mathrm{V}_{\mathrm{CC}}=5 \pm 0.25 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=12 \pm 0.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.0 \mathrm{~V}, \mathrm{~T}_{J}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Under Voltage Lockout |  |  |  |  |  |  |
| UVLO Threshold | $\mathrm{V}_{\text {th }}$ | $-40<\mathrm{T}_{\mathrm{J}}<85^{\circ} \mathrm{C}$ | 3.9 | 4.15 | 4.5 | V |
| Thermal Shutdown |  |  |  |  |  |  |
| Over Temperature Trip Point ${ }^{(2)}$ | $\mathrm{T}_{\text {отр }}$ |  | 140 |  | 160 | ${ }^{\circ} \mathrm{C}$ |

## Notes:

(1) Guaranteed by design.
(2) Not tested, by characterization.



Figure 2

## Block Diagram



Figure 3

SC1104A/B

POWER MANAGEMENT
Pin Configuration


Pin Descriptions

## Ordering Information

| Device ${ }^{(2)}$ | Package | Temp Range (TJ) |
| :---: | :---: | :---: |
| SC1104XISTR $^{(1)}$ | SOIC-8 | $-40^{\circ}$ to $125^{\circ} \mathrm{C}$ |
| SC1104XISTRT $^{(1)(3)}$ |  |  |
| SC1104XEVB | Evaluation Board |  |

Notes:
(1) In place of " $X$ ": $A=300 \mathrm{kHz}, \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ to 12 V .
$B=600 \mathrm{kHz}, \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$.
(2) Only available in tape and reel packaging. A reel contains 2500 devices.
(3) Lead free product. This product is fully WEEE and RoHS compliant.

| Pin <br> $\#$ | Pin Name | Pin Function |
| :---: | :---: | :--- |
| 1 | COMP/SS | Error amplifier output. Compensation, soft start/enable. |
| 2 | GND | Ground. |
| 3 | DL | Low side driver output |
| 4 | DH | High side driver output |
| 5 | BST | Bootstrap, high side driver. |
| 6 | PHASE | Input from the phase node between the MOSFETs. |
| 7 | VCC | Chip bias supply voltage. |
| 8 | SENSE | Output voltage sense input. |

## Marking Information



BOTTOM
yyww = Date Code (Example: 0012)
xxxxxxxx = Semtech Lot No. (Example: E90101-1)

## POWER MANAGEMENT

## Theory of Operation

## Synchronous Buck Converter

The output voltage of the synchronous converter is set and controlled by the output of the error amplifier. The inverting input of the error amplifier receives its voltage from the SENSE pin. The non-inverting input of the error amplifier is connected to an internal 1 V reference.

The error amplifier output is connected to the COMPensation pin. The error amplifier generates a current proportional to (Vsense - 1V), which is the COMP pin output current (Transconductance $\sim 12 \mathrm{mS}$ ). The voltage on the COMP pin is the integral of the error amplifier current. The COMP voltage is the non-inverting input to the PWM comparator and controls the duty cycle of the MOSFET drivers. The size of capacitor Ccomp controls the stability and transient response of the regulator. The larger the capacitor, the slower the COMP voltage changes, and the slower the duty cycle changes.

The inverting input voltage of the PWM comparator is the triangular output of the oscillator.

When the oscillator output voltage drops below the COMP voltage, the comparator output goes high. This pulls DL low, turning off the low-side FET. After a short delay ("dead time"), DH is pulled high, turning on the high-side FET. When the oscillator voltage rises back above the error amplifier output voltage, the comparator output goes low. This pulls DH low, turning off the high-side FET, and after a dead time delay, DL is pulled high, turning on the lowside FET. The dead time delay is determined by a monostable on the chip.

The triangle wave minimum is about 1 V , and the maximum is about 2 V . Thus, if $\mathrm{Vcomp}=0.9 \mathrm{~V}$, high side duty cycle is the minimum ( $\sim 0 \%$ ), but if Vcomp is 2.0 V , duty cycle is at maximum ( $\sim 90 \%$ ). The internal oscillator uses an on-chip capacitor and trimmed precision current sources to set the oscillation frequency to 300 kHz (SC1104A) or 600kHz (SC1104B).

Figure 1 shows a 3.3 V output converter. If the Vout <3.3V, then the SENSE voltage < 1V. In this case the error amplifier will be sourcing current into the COMP pin so that COMP voltage and duty cycle will gradually increase. If Vout > 3.3V, the error amplifier will sink current and reduce the COMP voltage, so that duty cycle will decrease.

The circuit will be in steady state when Vout $=3.3 \mathrm{~V}$, Vsense $=1 \mathrm{~V}$, Icomp $=0$. The COMP voltage and duty cycle depend on Vin.

## Under Voltage Lockout

The under voltage lockout circuit of the SC1104A/B assures that both high-side and low-side MOSFET driver outputs remain in the off state whenever the supply voltage drops below set parameters. Lockout occurs if $\mathrm{V}_{\mathrm{cc}}$ falls below 4.2 V typ.

## $\mathbf{R}_{\text {DS(ON) }}$ Current Limiting

In case of a short circuit or overload, the high-side (HS) FET will conduct large currents. To prevent damage, in this situation, large currents will generate a fault condition and begin a soft start cycle.

While the HS driver is on, the phase voltage is compared to the Vcc pin voltage. If the phase voltage is 200 mV lower than Vcc, a fault is latched and the soft start cycle begins.

The voltages are compared during the middle of the HS pulse, to prevent transients from affecting the accuracy.

The sampling of the voltage across the top FET occurs after a time delay $t_{\text {deLar }}=100$ ns_typ from the time the DH is pulled high. This delay prevents the measurement to be effected by ringing on the leading edge of the phase node pulse. The duration of the sampling is $\mathrm{t}_{\text {Sample }}=$ 100ns_typ. It is being disabled at very low duty cycle when $\mathrm{t}_{\mathrm{ON}}<300$ ns_typ. This feature allows for the orderly startup during the inrush of the current charging output capacitor and the fault free operation with extremely high input/output voltage ratio, e.g., $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ and $\mathrm{V}_{\text {out }}=1 \mathrm{~V}$.

The over-current comparator (OC) is only active if the phase node is $>3.3 \mathrm{~V}$. This means that in the case of power source being < 3V the OC will be disabled even though the rest of the circuitry is completely functional. SC1104 still can be used for stepping down, e.g. 2.8 V to $2.5 \mathrm{~V}, 2 \mathrm{~V}, 1.8 \mathrm{~V}$, etc.

## Theory of Operation (Cont.)

When choosing OC trip point one should consider the Tempco of the MOSFETs Rds_on and SC1104's Vtrip. Also, any ringing on the Vcc and Phase nodes due to parasitic $L$ and $C$ will have some effect on the OC Vtrip.

## Example:

lout_nom = 6A; assume I_max = 125\% • lout_nom = 7.5A

Rds_on = $0.014 \Omega$; assume Rds_on_max $\approx 150 \%$ • Rds_on $=0.02 \Omega$

Voc $=7.5 \mathrm{~A} \cdot 0.02 \Omega=150 \mathrm{mV}$.
This proves that MOSFETs with $R_{\text {DS_ON }}=0.014 \Omega @ 25^{\circ} \mathrm{C}$ is the right choice.

## Soft Start

The soft start (or hiccup) circuitry is activated when a fault occurs. Faults occur for three reasons:

1) Under voltage $\left(\mathrm{V}_{\mathrm{cc}}<4.2 \mathrm{~V}\right)$
2) Over temperature (die temperature $>150^{\circ} \mathrm{C}$ )
3) Over current in high side FET.

All faults are handled the same way. Both DH and DL are forced low. The error amplifier is turned off, but a $2 \mu \mathrm{~A}$ current flows into the comp pin (soft start current). The sink current reduces the Comp voltage down to 0.6 V over a period of a few milliseconds. When Vcomp $\sim 0.6 \mathrm{~V}$, the fault is cleared and the DL goes high. Also, the soft start current changes polarity and begins to increase the voltage on the Comp capacitor. The DH remains low, because Vcomp is less than the lowest excursion of the oscillator ramp (1.0V). After a few ms, the Vcomp increases to about 1.0 V and the DH will start to switch. The duty cycle will gradually increase, and Vsns will increase. When Vsns $\sim 1.00 \mathrm{~V}$, the error amplifier turns on again. The circuit has now reached its operating point. If a fault occurs during the soft start, the cycle will begin again (drivers low, Vcomp decreasing down to 0.6 V ).

## Closing the Loop

In order to have a stable closed loop system with optimum transient response one should make sure that open-loop frequency response has an adequate Gain \& Phase margins. The Bode plot of log. Gain vs Freq. and Phase vs Freq. provide the necessary means for the circuit evaluation. Loop stability defined by compensation networks around transconductance error amplifier (EA) and output divider, see below and output capacitor Cout and inductor Lout.


Typical transconductance error amplifier
The inductor and output capacitor form a "double pole" at the frequency:

$$
\mathrm{f}_{\mathrm{LC}}=\frac{1}{2 \cdot \Pi \cdot \sqrt{\mathrm{Lo} \cdot \mathrm{Co}}}
$$

The ESR of the output capacitor and the output capacitor value create a "zero" at the frequency.

$$
\mathrm{f}_{\mathrm{ESR}}=\frac{1}{2 \cdot \Pi \cdot \mathrm{ESR} \cdot \mathrm{Co}}
$$

The "zero" and "pole" from the EA compensation network are:

$$
\mathrm{f}_{\mathrm{z}}=\frac{1}{2 \cdot \Pi \cdot \mathrm{Rc} \cdot \mathrm{Cc}} \quad \mathrm{f}_{\mathrm{p}}=\frac{1}{2 \bullet \Pi \cdot \mathrm{Rc} \cdot \mathrm{Cp}}
$$

The additional "lead" network $R_{A}, C_{N}, R_{N}$ can be used to improve phase margin in case when output capacitors with extra-low ESR are used and there is a need to compensate for "high quality" output Lo, Co filter.

## POWER MANAGEMENT

## Theory of Operation (Cont.)

$$
\mathrm{f}_{\mathrm{NET}}=\frac{1}{2 \bullet \Pi \bullet \mathrm{Ra} \cdot \mathrm{Cn}}
$$

Value for the resistor $\mathrm{R}_{\mathrm{N}}$ should be $1 / 10$ of the output divider upper resistor $R_{A}$.

Example.
Switching frequency $\mathrm{f}_{\mathrm{sw}}=300 \mathrm{kHz}$
Output capacitance $\mathrm{C}_{\text {out }}=3 \times 330 \mu \mathrm{~F}$
Output capacitor ESR $=45 \mathrm{~m} \Omega /$ each
Output inductance $\mathrm{L}_{\text {out }}=4.7 \mu \mathrm{H}$
Input voltage $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$
Output voltage $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$
Let's choose crossover frequency
$f_{c o}=1 / 20 \bullet f_{s w}=15 \mathrm{kHz}$
The compensation values used in this example are based on the following criteria:
$\mathrm{f}_{\mathrm{z}}=\mathrm{f}_{\mathrm{LC}} ; \mathrm{f}_{\text {NET }}=1 / 10 \bullet \mathrm{f}_{\mathrm{LC}} ; \mathrm{f}_{\mathrm{p}}=10 \bullet \mathrm{f}_{\mathrm{CO}}=150 \mathrm{kHz}$
Therefore,

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{LC}}=\frac{1}{2 \bullet \Pi \cdot \sqrt{4.7 \mu \mathrm{H} \cdot 990 \mu \mathrm{~F}}}=2.33 \mathrm{kHz} \\
& \mathrm{f}_{\mathrm{ESR}}=\frac{1}{2 \bullet \Pi \cdot 0.015 \cdot 990 \mu \mathrm{~F}}=10.72 \mathrm{kHz}
\end{aligned}
$$

Since, the EA can sink/source about 1 mA , let's choose $R c=680 \Omega$, then

$$
\begin{aligned}
& \mathrm{C}_{\mathrm{C}}=\frac{1}{2 \bullet \Pi \bullet \mathrm{Fz} \cdot \mathrm{Rc}}=0.1 \mu \mathrm{~F} \\
& \mathrm{C}_{\mathrm{P}}=\frac{1}{2 \bullet \Pi \bullet \mathrm{Fp} \cdot \mathrm{Rc}}=1500 \mathrm{pF}
\end{aligned}
$$

Assuming the output divider lower resistor $R_{B}=1 k$, then for $V_{\text {out }}=3.3 V$ the $R_{A}=2.32 \mathrm{k}$.

$$
\mathrm{C}_{\mathrm{N}}=\frac{1}{2 \bullet \Pi \bullet \mathrm{f}_{\mathrm{NET}} \bullet \mathrm{Ra}}=0.3 \mu \mathrm{~F}
$$

At the closed-loop crossover frequency $f_{c o}$, the
attenuation due to the $L_{0}, C_{0}$ filter and the output resistor divider $R_{A}, R_{B}$ is compensated by the gain of the PWM modulator and the gain of the transconductance error amplifier ( $\left.\mathrm{Gm}_{\mathrm{EA}} \cdot \mathrm{Z}_{\text {Сомр }}\right)$.

Shown below is a typical Bode plot of the open-loop frequency response of SC1104 based buck converter.


Reference Voltage vs. Temp


Trip Voltage vs. Temp


Switching Frequency vs. Temp


Under Voltage Lockout vs. Temp


POWER MANAGEMENT

## Evaluation Board Schematic $-\mathrm{V}_{I N}=5 \mathrm{~V}$



## Evaluation Board Schematic $-\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$



POWER MANAGEMENT

## Evaluation PC Board



Top View


Top Layer


Bottom Layer

POWER MANAGEMENT
Typical Characteristics




POWER MANAGEMENT
Typical Characteristics (Cont.)



POWER MANAGEMENT

## Outline Drawing - SOIC - 8



Minimum Land Pattern - SOIC - 8


NOTES:

1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.
2. REFERENCE IPC-SM-782A, RLP NO. 300A.

Contact Information

## Semtech Corporation

Power Management Products Division 200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804

